• 0
    • ارسال درخواست
    • حذف همه
    • Industrial Standards
    • Defence Standards
  • درباره ما
  • درخواست موردی
  • فهرست استانداردها
    • Industrial Standards
    • Defence Standards
  • راهنما
  • Login
  • لیست خرید شما 0
    • ارسال درخواست
    • حذف همه
View Item 
  •   YSE
  • Industrial Standards
  • IPC - Association Connecting Electronics Industries
  • View Item
  •   YSE
  • Industrial Standards
  • IPC - Association Connecting Electronics Industries
  • View Item
  • All Fields
  • Title(or Doc Num)
  • Organization
  • Year
  • Subject
Advanced Search
JavaScript is disabled for your browser. Some features of this site may not work without it.

Archive

IPC TM-650 2.5.7.2A

Dielectric Withstanding Voltage (Hipot Method) - Thin Dielectric Layers for Printed Boards

Organization:
IPC - Association Connecting Electronics Industries
Year: 2009

Abstract: The dielectric withstanding voltage test (Hipot test) consists of the application of a voltage higher than the operating voltage for a specific time across the thickness of the test specimen's dielectric layer. This is used to prove that a printed board can operate safely at its rated voltage and withstand momentary voltage spikes due to switching, surges, and other similar phenomena. Although this test is similar to a voltage breakdown test, it is not intended for this test to cause insulation breakdown. Rather, it serves to determine whether the test specimen's layers have adequate withstanding voltage. This document is applicable to thin dielectric materials such as those defined by IPC-4821. The results can be indicative of a change or a deviation from the normal material characteristics resulting from manufacturing, processing or aging conditions. The test is useful for quality acceptance and in the determination of the suitability of the material for a given application and may be adapted for process control.
URI: https://lib.yabesh.ir/std/handle/yse/118831
Collections :
  • IPC - Association Connecting Electronics Industries
  • Download PDF : (141.1Kb)
  • Show Full MetaData Hide Full MetaData
  • Statistics

    IPC TM-650 2.5.7.2A

Show full item record

contributor authorIPC - Association Connecting Electronics Industries
date accessioned2017-09-04T16:55:21Z
date available2017-09-04T16:55:21Z
date copyright40118
date issued2009
identifier otherXBCXOCAAAAAAAAAA.pdf
identifier urihttps://lib.yabesh.ir/std/handle/yse/118831
description abstractThe dielectric withstanding voltage test (Hipot test) consists of the application of a voltage higher than the operating voltage for a specific time across the thickness of the test specimen's dielectric layer. This is used to prove that a printed board can operate safely at its rated voltage and withstand momentary voltage spikes due to switching, surges, and other similar phenomena. Although this test is similar to a voltage breakdown test, it is not intended for this test to cause insulation breakdown. Rather, it serves to determine whether the test specimen's layers have adequate withstanding voltage. This document is applicable to thin dielectric materials such as those defined by IPC-4821. The results can be indicative of a change or a deviation from the normal material characteristics resulting from manufacturing, processing or aging conditions. The test is useful for quality acceptance and in the determination of the suitability of the material for a given application and may be adapted for process control.
languageEnglish
titleIPC TM-650 2.5.7.2Anum
titleDielectric Withstanding Voltage (Hipot Method) - Thin Dielectric Layers for Printed Boardsen
typestandard
page3
statusActive
treeIPC - Association Connecting Electronics Industries:;2009
contenttypefulltext
DSpace software copyright © 2017-2020  DuraSpace
نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
yabeshDSpacePersian
 
DSpace software copyright © 2017-2020  DuraSpace
نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
yabeshDSpacePersian