IPC J-STD-003C
Solderability Tests for Printed Boards - Incorporates Amendment 1: May 2014
Organization:
IPC - Association Connecting Electronics Industries
Year: 2014
Abstract: This standard prescribes test methods, defect definitions, and illustrations for assessing the solderability of printed wiring board surface conductors, attachment lands, and plated-through holes (PTHs). This standard is intended for use by both user and supplier.
This standard is not intended to verify the potential of successful processing at assembly or to evaluate design impact on wettability. This standard describes procedures or methods to determine the acceptable wettability of a surface finish. Wettability can be affected by handling, finish application, and environmental conditions.
Purpose This standard describes solderability determinations that are made to verify that the printed board fabrication processes and subsequent storage have had no adverse effect on the solderability of those portions of the printed board intended to be soldered. Reference coupons or representative portions of a printed board may be used. Solderability is determined by evaluation of a test specimen which has been processed as part of a panel of boards and subsequently removed for testing per the method selected.
This standard is not intended to verify the potential of successful processing at assembly or to evaluate design impact on wettability. This standard describes procedures or methods to determine the acceptable wettability of a surface finish. Wettability can be affected by handling, finish application, and environmental conditions.
Purpose This standard describes solderability determinations that are made to verify that the printed board fabrication processes and subsequent storage have had no adverse effect on the solderability of those portions of the printed board intended to be soldered. Reference coupons or representative portions of a printed board may be used. Solderability is determined by evaluation of a test specimen which has been processed as part of a panel of boards and subsequently removed for testing per the method selected.
Collections
:
Show full item record
contributor author | IPC - Association Connecting Electronics Industries | |
date accessioned | 2017-09-04T17:05:45Z | |
date available | 2017-09-04T17:05:45Z | |
date copyright | 2014.01.01 | |
date issued | 2014 | |
identifier other | YDESIFAAAAAAAAAA.pdf | |
identifier uri | https://lib.yabesh.ir/std/handle/yse/129294 | |
description abstract | This standard prescribes test methods, defect definitions, and illustrations for assessing the solderability of printed wiring board surface conductors, attachment lands, and plated-through holes (PTHs). This standard is intended for use by both user and supplier. This standard is not intended to verify the potential of successful processing at assembly or to evaluate design impact on wettability. This standard describes procedures or methods to determine the acceptable wettability of a surface finish. Wettability can be affected by handling, finish application, and environmental conditions. Purpose This standard describes solderability determinations that are made to verify that the printed board fabrication processes and subsequent storage have had no adverse effect on the solderability of those portions of the printed board intended to be soldered. Reference coupons or representative portions of a printed board may be used. Solderability is determined by evaluation of a test specimen which has been processed as part of a panel of boards and subsequently removed for testing per the method selected. | |
language | English | |
title | IPC J-STD-003C | num |
title | Solderability Tests for Printed Boards - Incorporates Amendment 1: May 2014 | en |
type | standard | |
page | 48 | |
status | Active | |
tree | IPC - Association Connecting Electronics Industries:;2014 | |
contenttype | fulltext |